Zephyr API Documentation 4.0.0-rc2
A Scalable Open Source RTOS
|
#include "stm32_common_clocks.h"
Go to the source code of this file.
Macros | |
#define | STM32_SRC_HSE (STM32_SRC_LSI + 1) |
Domain clocks. | |
#define | STM32_SRC_HSI16 (STM32_SRC_HSE + 1) |
#define | STM32_SRC_HSI48 (STM32_SRC_HSI16 + 1) |
#define | STM32_SRC_MSIS (STM32_SRC_HSI48 + 1) |
#define | STM32_SRC_MSIK (STM32_SRC_MSIS + 1) |
#define | STM32_SRC_HCLK (STM32_SRC_MSIK + 1) |
Bus clock. | |
#define | STM32_SRC_PCLK1 (STM32_SRC_HCLK + 1) |
#define | STM32_SRC_PCLK2 (STM32_SRC_PCLK1 + 1) |
#define | STM32_SRC_PCLK3 (STM32_SRC_PCLK2 + 1) |
#define | STM32_SRC_PLL1_P (STM32_SRC_PCLK3 + 1) |
PLL outputs. | |
#define | STM32_SRC_PLL1_Q (STM32_SRC_PLL1_P + 1) |
#define | STM32_SRC_PLL1_R (STM32_SRC_PLL1_Q + 1) |
#define | STM32_SRC_PLL2_P (STM32_SRC_PLL1_R + 1) |
#define | STM32_SRC_PLL2_Q (STM32_SRC_PLL2_P + 1) |
#define | STM32_SRC_PLL2_R (STM32_SRC_PLL2_Q + 1) |
#define | STM32_SRC_PLL3_P (STM32_SRC_PLL2_R + 1) |
#define | STM32_SRC_PLL3_Q (STM32_SRC_PLL3_P + 1) |
#define | STM32_SRC_PLL3_R (STM32_SRC_PLL3_Q + 1) |
#define | STM32_CLOCK_BUS_AHB1 0x088 |
Clock muxes. | |
#define | STM32_CLOCK_BUS_AHB2 0x08C |
#define | STM32_CLOCK_BUS_AHB2_2 0x090 |
#define | STM32_CLOCK_BUS_AHB3 0x094 |
#define | STM32_CLOCK_BUS_APB1 0x09C |
#define | STM32_CLOCK_BUS_APB1_2 0x0A0 |
#define | STM32_CLOCK_BUS_APB2 0x0A4 |
#define | STM32_CLOCK_BUS_APB3 0x0A8 |
#define | STM32_PERIPH_BUS_MIN STM32_CLOCK_BUS_AHB1 |
#define | STM32_PERIPH_BUS_MAX STM32_CLOCK_BUS_APB3 |
#define | STM32_CLOCK_REG_MASK 0xFFU |
#define | STM32_CLOCK_REG_SHIFT 0U |
#define | STM32_CLOCK_SHIFT_MASK 0x1FU |
#define | STM32_CLOCK_SHIFT_SHIFT 8U |
#define | STM32_CLOCK_MASK_MASK 0x7U |
#define | STM32_CLOCK_MASK_SHIFT 13U |
#define | STM32_CLOCK_VAL_MASK 0x7U |
#define | STM32_CLOCK_VAL_SHIFT 16U |
#define | STM32_DOMAIN_CLOCK(val, mask, shift, reg) |
STM32U5 clock configuration bit field. | |
#define | CCIPR1_REG 0xE0 |
RCC_CCIPRx register offset (RM0456.pdf) | |
#define | CCIPR2_REG 0xE4 |
#define | CCIPR3_REG 0xE8 |
#define | BDCR_REG 0xF0 |
RCC_BDCR register offset. | |
#define | CFGR1_REG 0x1C |
RCC_CFGRx register offset. | |
#define | USART1_SEL(val) |
Device domain clocks selection helpers. | |
#define | USART2_SEL(val) |
#define | USART3_SEL(val) |
#define | UART4_SEL(val) |
#define | UART5_SEL(val) |
#define | I2C1_SEL(val) |
#define | I2C2_SEL(val) |
#define | I2C4_SEL(val) |
#define | SPI2_SEL(val) |
#define | LPTIM2_SEL(val) |
#define | SPI1_SEL(val) |
#define | SYSTICK_SEL(val) |
#define | FDCAN1_SEL(val) |
#define | ICKLK_SEL(val) |
#define | TIMIC_SEL(val) |
#define | MDF1_SEL(val) |
CCIPR2 devices. | |
#define | SAI1_SEL(val) |
#define | SAI2_SEL(val) |
#define | SAE_SEL(val) |
#define | RNG_SEL(val) |
#define | SDMMC_SEL(val) |
#define | DSIHOST_SEL(val) |
#define | USART6_SEL(val) |
#define | LTDC_SEL(val) |
#define | OCTOSPI_SEL(val) |
#define | HSPI_SEL(val) |
#define | I2C5_SEL(val) |
#define | I2C6_SEL(val) |
#define | USBPHYC_SEL(val) |
#define | LPUART1_SEL(val) |
CCIPR3 devices. | |
#define | SPI3_SEL(val) |
#define | I2C3_SEL(val) |
#define | LPTIM34_SEL(val) |
#define | LPTIM1_SEL(val) |
#define | ADCDAC_SEL(val) |
#define | DAC1_SEL(val) |
#define | ADF1_SEL(val) |
#define | RTC_SEL(val) |
BDCR devices. | |
#define | MCO1_SEL(val) |
CFGR1 devices. | |
#define | MCO1_PRE(val) |
#define ADCDAC_SEL | ( | val | ) |
#define ADF1_SEL | ( | val | ) |
#define BDCR_REG 0xF0 |
RCC_BDCR register offset.
#define CCIPR1_REG 0xE0 |
RCC_CCIPRx register offset (RM0456.pdf)
#define CCIPR2_REG 0xE4 |
#define CCIPR3_REG 0xE8 |
#define CFGR1_REG 0x1C |
RCC_CFGRx register offset.
#define DAC1_SEL | ( | val | ) |
#define DSIHOST_SEL | ( | val | ) |
#define FDCAN1_SEL | ( | val | ) |
#define HSPI_SEL | ( | val | ) |
#define I2C1_SEL | ( | val | ) |
#define I2C2_SEL | ( | val | ) |
#define I2C3_SEL | ( | val | ) |
#define I2C4_SEL | ( | val | ) |
#define I2C5_SEL | ( | val | ) |
#define I2C6_SEL | ( | val | ) |
#define ICKLK_SEL | ( | val | ) |
#define LPTIM1_SEL | ( | val | ) |
#define LPTIM2_SEL | ( | val | ) |
#define LPTIM34_SEL | ( | val | ) |
#define LPUART1_SEL | ( | val | ) |
CCIPR3 devices.
#define LTDC_SEL | ( | val | ) |
#define MCO1_PRE | ( | val | ) |
#define MCO1_SEL | ( | val | ) |
CFGR1 devices.
#define MDF1_SEL | ( | val | ) |
CCIPR2 devices.
#define OCTOSPI_SEL | ( | val | ) |
#define RNG_SEL | ( | val | ) |
#define RTC_SEL | ( | val | ) |
BDCR devices.
#define SAE_SEL | ( | val | ) |
#define SAI1_SEL | ( | val | ) |
#define SAI2_SEL | ( | val | ) |
#define SDMMC_SEL | ( | val | ) |
#define SPI1_SEL | ( | val | ) |
#define SPI2_SEL | ( | val | ) |
#define SPI3_SEL | ( | val | ) |
#define STM32_CLOCK_BUS_AHB1 0x088 |
Clock muxes.
Bus clocks
#define STM32_CLOCK_BUS_AHB2 0x08C |
#define STM32_CLOCK_BUS_AHB2_2 0x090 |
#define STM32_CLOCK_BUS_AHB3 0x094 |
#define STM32_CLOCK_BUS_APB1 0x09C |
#define STM32_CLOCK_BUS_APB1_2 0x0A0 |
#define STM32_CLOCK_BUS_APB2 0x0A4 |
#define STM32_CLOCK_BUS_APB3 0x0A8 |
#define STM32_CLOCK_MASK_MASK 0x7U |
#define STM32_CLOCK_MASK_SHIFT 13U |
#define STM32_CLOCK_REG_MASK 0xFFU |
#define STM32_CLOCK_REG_SHIFT 0U |
#define STM32_CLOCK_SHIFT_MASK 0x1FU |
#define STM32_CLOCK_SHIFT_SHIFT 8U |
#define STM32_CLOCK_VAL_MASK 0x7U |
#define STM32_CLOCK_VAL_SHIFT 16U |
#define STM32_DOMAIN_CLOCK | ( | val, | |
mask, | |||
shift, | |||
reg ) |
STM32U5 clock configuration bit field.
reg | RCC_CCIPRx register offset |
shift | Position within RCC_CCIPRx. |
mask | Mask for the RCC_CCIPRx field. |
val | Clock value (0, 1, ... 7). |
#define STM32_PERIPH_BUS_MAX STM32_CLOCK_BUS_APB3 |
#define STM32_PERIPH_BUS_MIN STM32_CLOCK_BUS_AHB1 |
#define STM32_SRC_HCLK (STM32_SRC_MSIK + 1) |
Bus clock.
#define STM32_SRC_HSE (STM32_SRC_LSI + 1) |
Domain clocks.
System clock Fixed clocks
#define STM32_SRC_HSI16 (STM32_SRC_HSE + 1) |
#define STM32_SRC_HSI48 (STM32_SRC_HSI16 + 1) |
#define STM32_SRC_MSIK (STM32_SRC_MSIS + 1) |
#define STM32_SRC_MSIS (STM32_SRC_HSI48 + 1) |
#define STM32_SRC_PCLK1 (STM32_SRC_HCLK + 1) |
#define STM32_SRC_PCLK2 (STM32_SRC_PCLK1 + 1) |
#define STM32_SRC_PCLK3 (STM32_SRC_PCLK2 + 1) |
#define STM32_SRC_PLL1_P (STM32_SRC_PCLK3 + 1) |
PLL outputs.
#define STM32_SRC_PLL1_Q (STM32_SRC_PLL1_P + 1) |
#define STM32_SRC_PLL1_R (STM32_SRC_PLL1_Q + 1) |
#define STM32_SRC_PLL2_P (STM32_SRC_PLL1_R + 1) |
#define STM32_SRC_PLL2_Q (STM32_SRC_PLL2_P + 1) |
#define STM32_SRC_PLL2_R (STM32_SRC_PLL2_Q + 1) |
#define STM32_SRC_PLL3_P (STM32_SRC_PLL2_R + 1) |
#define STM32_SRC_PLL3_Q (STM32_SRC_PLL3_P + 1) |
#define STM32_SRC_PLL3_R (STM32_SRC_PLL3_Q + 1) |
#define SYSTICK_SEL | ( | val | ) |
#define TIMIC_SEL | ( | val | ) |
#define UART4_SEL | ( | val | ) |
#define UART5_SEL | ( | val | ) |
#define USART1_SEL | ( | val | ) |
Device domain clocks selection helpers.
CCIPR1 devices
#define USART2_SEL | ( | val | ) |
#define USART3_SEL | ( | val | ) |
#define USART6_SEL | ( | val | ) |
#define USBPHYC_SEL | ( | val | ) |